Find Jobs
Hire Freelancers

Digital Design - VHDL Programm

€8-30 EUR

Imefungwa
Imechapishwa about 5 years ago

€8-30 EUR

Kulipwa wakati wa kufikishwa
Vivado 2016.1 will be used. Create a testbench and simulate it in ModelSim with the help of the already provided script files. Design a synchronous system in VHDL which controls a two-storied elevator (ground floor and first floor). You will implement it with a two-process FSM as described above. The clock signal has a frequency of 10 MHz. The circuit should be initialized with a high-active reset signal. After a reset the elevator is always situated at the ground floor. The controller has six inputs (in addition to clock and reset): Button GF inside the cabin to descend to the ground floor (gf_cab_i). Button F1 inside the cabin to ascend to the first floor (f1_cab_i). Button UP located on the ground floor to call the elevator cabin (gf_call_i). Button DOWN located on the first floor to call the elevator cabin (f1_call_i). One sensor to determine if the cabin has reached the ground floor (gf_end_i) Another sensor to determine if the cabin has reached the first floor (f1_end_i). The output of the FSM controls the elevator engine (engine_o): “10” moves the cabin down. “00” stops the cabin. “01” moves the cabin up. “11” illegal state. Draw the state diagram of the controller. (Hint: there are probably four states: GF, F1, UP, DOWN) Code the FSM in VHDL and split it into two processes as described above What do you think will be generated out of the VHDL code you have written (DFF or combinatorial logic?). Compare the two versions of FSM. What do you think are the benefits of the one-process method and of the two-process method? Create a testbench for your design and simulate it with ModelSim
Kitambulisho cha mradi: 18720968

Kuhusu mradi

10 mapendekezo
Mradi wa mbali
Inatumika 5 yrs ago

Unatafuta kupata pesa?

Faida za kutoa zabuni kwenye Freelancer

Weka bajeti yako na muda uliopangwa
Pata malipo kwa kazi yako
Eleza pendekezo lako
Ni bure kujiandikisha na kutoa zabuni kwa kazi
10 wafanyakazi huru wana zabuni kwa wastani €37 EUR kwa kazi hii
Picha ya Mtumiaji
Dear sir I have more than 10 years experience in digital design using vhdl please check my profile also please message me so that we can discuss
€88 EUR ndani ya siku 1
4.9 (494 hakiki)
8.1
8.1
Picha ya Mtumiaji
Am a solid independent specialist, I am so eager to function as a consultant, I am a diligent employee, inspired by meeting set focuses inside due dates, as it gives me a feeling of achievement. I focus on points of interest and guarantee that my work will fulfil your desires. I likewise begin taking lessons to turned into an Experienced FPGA/Verilog/VHDL Engineer hand, to build up my aptitudes around there. I can state I am a genuine all-around collaborator with the capacity to deal with all parts of business while expanding general profitability with effective work. WE HAVE TURNITIN CHECK, SO PLAGIARISM WON'T BE AN ISSUE FOR ACADEMICS
€8 EUR ndani ya siku 2
4.9 (11 hakiki)
4.6
4.6
Picha ya Mtumiaji
Hi I am an experienced VLSI professional having experience of 5 years. I have completed many complicated projects and I will assure you the quality of code with lifetime support for the code given by me. I can also help you in setting up code on to your machine according to your requirement. Regards P.S
€29 EUR ndani ya siku 2
4.0 (1 hakiki)
0.5
0.5
Picha ya Mtumiaji
Compare the two versions of FSM. What do you think are the benefits of the one-process method and of the two-process method? With one process all outputs are DFF so they are delayed one cycle repect to the inputs.
€50 EUR ndani ya siku 1
0.0 (0 hakiki)
0.0
0.0
Picha ya Mtumiaji
Hi there, I am interested in with this project. I'm familiar with the VHDL and Verilog design. Pls take a look in my profile. Thanks.
€55 EUR ndani ya siku 2
0.0 (0 hakiki)
0.0
0.0
Picha ya Mtumiaji
Working in Digital System Designs and their programming in a federal govt department for more than 5 years. If bid is accepted, task will be completed in time and with your satisfaction. ENTITY ELEVATOR is PORT ( gf_cab_i : IN BIT; f1_cab_i : IN BIT; gf_call_i : IN BIT; f1_call_i : IN BIT; gf_end_i : IN BIT; f1_end_i : IN BIT; clk : IN BIT; reset_i : IN BIT; engine_o : OUT BIT_VECTOR (1 downto 0);--or std_logic_vector (1 downto 0) ); end ELEVATOR; The rest will be shared after approval of bid, please.
€18 EUR ndani ya siku 2
0.0 (0 hakiki)
0.0
0.0
Picha ya Mtumiaji
firstly i tought that ı can do this project for 50 euro but when i saw someone bidded 8 euro it maked me lough :D then i decided to do this project freely, of course if you want :)
€8 EUR ndani ya siku 2
0.0 (0 hakiki)
0.0
0.0
Picha ya Mtumiaji
I'm an experienced FPGA engineer have expertise in RTL coding and Xilinx platforms. Im interested and willing to work in your project. Let's discuss the details
€29 EUR ndani ya siku 2
0.0 (0 hakiki)
0.0
0.0

Kuhusu mteja

Bedera ya AUSTRIA
Vienna, Austria
0.0
0
Mwanachama tangu Feb 13, 2019

Uthibitishaji wa Mteja

Asante! Tumekutumia kiungo cha kudai mkopo wako bila malipo kwa barua pepe.
Hitilafu fulani imetokea wakati wa kutuma barua pepe yako. Tafadhali jaribu tena.
Watumiaji Waliosajiliwa Jumla ya Kazi Zilizochapishwa
Freelancer ® is a registered Trademark of Freelancer Technology Pty Limited (ACN 142 189 759)
Copyright © 2024 Freelancer Technology Pty Limited (ACN 142 189 759)
Onyesho la kukagua linapakia
Ruhusa imetolewa kwa Uwekaji wa Kijiografia.
Muda wako wa kuingia umeisha na umetoka nje. Tafadhali ingia tena.